Resource Utilization for Universal Serial XGMII Ethernet Subsystem v1.2

Vivado Design Suite Release 2020.2

Interpreting the results

This page contains resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Virtex UltraScale

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
LUTs FFs DSPs 36k BRAMs 18k BRAMs CLB Speedfile Status
xcvu440 flga2892 -3 mac_phy_default_1588_char 1 1 2919 2746 0 0 0 585 PRODUCTION 1.26 12-04-2018
xcvu440 flga2892 -3 mac_phy_default_2cores_char 2 1 6014 5488 0 0 0 1191 PRODUCTION 1.26 12-04-2018
xcvu440 flga2892 -3 mac_phy_default_3cores_char 3 1 9004 8229 0 0 0 1695 PRODUCTION 1.26 12-04-2018
xcvu440 flga2892 -3 mac_phy_default_4cores_char 4 1 12033 10970 0 0 0 2307 PRODUCTION 1.26 12-04-2018
xcvu440 flga2892 -3 mac_phy_default_char 1 3014 2746 0 0 0 602 PRODUCTION 1.26 12-04-2018
xcvu440 flga2892 -3 mac_phy_default_include_axi4lite_char 1 1 8046 15233 0 0 0 2825 PRODUCTION 1.26 12-04-2018
xcvu440 flga2892 -3 mac_phy_default_include_pause_char 1 1 3024 2775 0 0 0 597 PRODUCTION 1.26 12-04-2018
xcvu440 flga2892 -3 mac_phy_shared_logic_in_exdes_char 0 1 2981 2728 0 0 0 587 PRODUCTION 1.26 12-04-2018


Copyright 2021 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.


The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at